Differences
This shows you the differences between two versions of the page.
Both sides previous revision Previous revision Next revision | Previous revision | ||
en:xu3_hardware [2017/03/02 10:30] charles.park [Expansion Connectors] |
en:xu3_hardware [2017/04/25 14:56] luke.go [Expansion Connectors] Typo |
||
---|---|---|---|
Line 34: | Line 34: | ||
^ Pin Number ^ Net Name ^ GPIO & Export No ^ Default Pin State ^ Pin Number ^ Net Name ^ GPIO & Export No ^ Default Pin State ^ | ^ Pin Number ^ Net Name ^ GPIO & Export No ^ Default Pin State ^ Pin Number ^ Net Name ^ GPIO & Export No ^ Default Pin State ^ | ||
| 1 | 5V0 | | | 2 | GND | | | | | 1 | 5V0 | | | 2 | GND | | | | ||
- | | 3 | ADC_0.AIN0 | XADC0AIN_0 | I | 4 | UART_0.CTSN | GPA0.2 (#173) | I(PUDN) | | + | | 3 | ADC_0.AIN0 | XADC0AIN_0 | I | 4 | UART_0.RTSN | GPA0.2 (#173) | I(PUDN) | |
- | | 5 | UART_0.RTSN | GPA0.3 (#174) | I(PUDN) | 6 | UART_0.RXD | GPA0.0 (#171) | I(PUDN) | | + | | 5 | UART_0.CTSN | GPA0.3 (#174) | I(PUDN) | 6 | UART_0.RXD | GPA0.0 (#171) | I(PUDN) | |
- | | 7 | SPI_1.MOISI | GPA2.7 (#192) | I(PUDN) | 8 | UART_0.TXD | GPA0.1 (#172) | I(PUDN) | | + | | 7 | SPI_1.MOSI | GPA2.7 (#192) | I(PUDN) | 8 | UART_0.TXD | GPA0.1 (#172) | I(PUDN) | |
| 9 | SPI_1.MISO | GPA2.6 (#191) | I(PUDN) | 10 | SPI_1.CLK | GPA2.4 (#189) | I(PUDN) | | | 9 | SPI_1.MISO | GPA2.6 (#191) | I(PUDN) | 10 | SPI_1.CLK | GPA2.4 (#189) | I(PUDN) | | ||
| 11 | SPI_1.CSN | GPA2.5 (#190) | I(PUDN) | 12 | PWRON | | I | | | 11 | SPI_1.CSN | GPA2.5 (#190) | I(PUDN) | 12 | PWRON | | I | |